- 实验目的和要求
- 1. Design the Bypass Unit of Datapath of 5-stages Pipelined CPU
- Modify the CPU Controller
- Conditions in Which Pipeline Forwards.
- Conditions in Which Pipeline Stalls.
- Verify the Pipeline CPU with program and observe the execution of program
- 实验内容和原理
- Minimizing Data Hazard Stalls by Forwarding

Forwarding, also called bypassing, short-circuiting, immediately pass the result to the instruction that wants it instead of waiting to store it. In most cases, data hazards problem can be resolved by forwarding.

- 2. When to use Forwarding:
- 1) EX/MEM.ALUoutput  $\rightarrow$  ALU input
  - The previous instruction in EX/MEM is an ALU instruction.
  - The instruction in ID/EX has rs or rt source register.
  - (EX/MEM.rd == ID/EX.rs) or (EX/MEM.rd == ID/EX.rt)
- 2) MEM/WB.ALUoutput → ALU input
  - The previous instruction in MEM/WB is an ALU instruction.
  - The instruction in ID/EX has rs or rt source register.
  - c) (MEM/WB.rd == ID/EX.rs) or (MEM/WB.rd == IF/ID.rt)
  - d) (EX/MEM.rd != ID/EX.rs) or (EX/MEM.rd != ID/EX.rt): this condition guarantees that only the newest modified result can be forwarded.
- 3) MEM/WB.LW  $\rightarrow$  ALU input
  - The previous instruction in MEM/WB is Load.
  - The instruction in ID/EX has rs or rt source register. b)
  - (MEM/WB.rd == ID/EX.rs) or (MEM/WB.rd == ID/EX.rt)c)
  - (EX/MEM.rd!= ID/EX.rs) or (EX/MEM.rd!= ID/EX.rt): this condition guarantees that only the newest modified result can be forwarded.

## 3. Datapath with Forwarding Unit



To implement forwarding unit, buses from later stages to earlier stages should be added.

4. Condition in Which Bypass Unit doesn't work:



In such conditions, stalls should be inserted to avoid data hazard.

## 三、 实验过程和数据记录

### The modified code of the ctrl\_unit module:

```
module ctrl_unit(clk, rst, if_instr, instr, cu_branch, cu_wreg, cu_m2reg,
cu_wmem, cu_aluc, cu_shift, cu_aluimm, cu_sext, cu_regrt, cu_wpcir,
cu_fwda, cu_fwdb);
    //forwarding signals
    output [1:0] cu_fwda;
    output [1:0] cu_fwdb;
    wire [1:0]cu_fwda;
    wire [1:0]cu_fwdb;
```

```
assign AfromEx = ((ex op==`OP ALUOp)\&\&(ex rd==rs)\&\&(ex rd!=0));
   assign BfromEx = ((ex op==`OP ALUOp)&&(ex rd==rt)&&(ex rd!=0));
   assign AfromMem = ((mem op==`OP ALUOp) || (mem op==`OP LW)) &&
(ex rd!=rs) && (mem rd==rs) && (mem rd!=0);
   assign BfromMem = ((mem op==`OP ALUOp) || (mem op==`OP LW)) &&
(ex rd!=rt) && (mem rd==rt) && (mem rd!=0);
   assign stall = AfromExLW || BfromExLW ;
   assign cu wpcir = stall;
   assign cu fwda[1:0] = (AfromEx == 1)? 2'b01: ((AfromMem==1)? 2'b10:
   assign cu fwdb[1:0] = (BfromEx == 1)? 2'b01: ((BfromMem==1)? 2'b10:
2'b00);
   assign mem rd[4:0] = (mem op==`OP LW)? mem instr[20:16]:
mem instr[15:11];
   assign wb rd[4:0] =
                               (wb op==`OP LW)?
                                                  wb instr[20:16]:
wb instr[15:11];
```

### The modified code of the id\_stage module:

```
module id_stage (clk, rst, if_inst, if_pc4, wb_destR, wb_dest,wb_wreg,
  cu_wreg, cu_m2reg, cu_wmem, cu_aluc, cu_shift, cu_aluimm, cu_branch,
  id_pc4, id_inA, id_inB, id_imm, cu_regrt, rt, rd, cu_wpcir, id_fwda,
  id_fwdb, IF_ins_type, IF_ins_number, ID_ins_type, ID_ins_number,
  which_reg, reg_content);
  //forwarding signals
  output [1:0] id_fwda;
  output [1:0] id_fwdb;
   ctrl_unit x_ctrl_unit(clk, rst, if_inst[31:0], reg_inst[31:0],
  cu_branch, cu_wreg, cu_m2reg, cu_wmem, cu_aluc, cu_shift, cu_aluimm,
  cu_sext, cu_regrt, cu_wpcir, id_fwda, id_fwdb);
```

### The modified code of the ex\_stage module:

```
module ex stage (clk, id imm, id inA, id inB, id wreg, id m2reg, id wmem,
id aluc, id aluimm, id shift, id branch, id pc4, id regrt, id rt, id rd,
   ex wreg, ex m2reg, ex wmem, ex aluR, ex inB, ex destR, ex branch,
ex pc, ex zero,
                    id fwda, id fwdb, mem aluR, wb dest, ID ins type,
ID ins number, EXE ins type, EXE ins number);
   //entering forwarding signals from id stage
   input [1:0] id fwda;
   input [1:0] id fwdb;
   //forwarding data from EX/MEM, and it's provided by mem stage module
   input [31:0] mem aluR;
   //forwarding data from MEM/WB, and it's provided by wb stage module
   input [31:0] wb dest;
   wire [1:0] ex fwda;
                             //latched forward control singal
   wire [1:0] ex fwdb;
                             //latched forward control singal
   //add multiplexors for forwading
   assign a in = eshift? sa:
                                         ((ex fwda==2'b10)?
                                                                wb dest:
((ex_fwda==2'b01)? mem_aluR: edata_a));
   assign b_in = ealuimm? odata_imm: ((ex_fwdb==2'b10)? wb_dest:
((ex fwdb==2'b01)? mem aluR: edata b));
   //latch the entering forward control singals
Reg_ID_EXE x_Reg_ID_EXE(clk, id_wreg, id_m2reg, id_wmem, id_aluc,
id_shift, id_aluimm, id_inA, id_inB, id_imm, id_branch, id_pc4, id_regrt,
id rt, id_rd, ex_wreg, ex_m2reg, ex_wmem, ealuc, eshift, ealuimm,
edata_a, edata_b, odata_imm, ex_branch, epc4, e_regrt, e_rt, e_rd,
ID_ins_type, ID_ins_number, EXE_ins_type, EXE_ins_number, id_fwda,
id_fwdb, ex_fwda, ex_fwdb);
```

#### The modified code of the Reg\_ID\_EXE module:

```
module Reg_ID_EXE(clk, wreg, m2reg, wmem, aluc, shift, aluimm,
data a, data b, data imm, id branch, id pc4, id regrt, id rt, id rd,
```

```
ewreg, em2reg, ewmem, ealuc, eshift, ealuimm, odata a, odata b, odata imm,
e branch, e pc4, e regrt, e rt, e rd, ID ins type, ID ins number,
EXE ins type, EXE ins number, id fwda, id fwdb, ex fwda, ex fwdb);
   //forwarding signals
   input [1:0] id fwda;
   input [1:0] id fwdb;
   output [1:0]ex fwda;
   output [1:0]ex fwdb;
   reg [1:0]ex fwda;
   reg [1:0]ex_fwdb;
   //latch the entering forward control singals
   always@(posedge clk) begin
          ex fwda <= id fwda;
          ex fwdb <= id fwdb;
   end
endmodule
```

### The modified code of the top module:

```
//forwarding signals
   wire [1:0]id fwda;
   wire [1:0]id fwdb;
  if stage x if stage(clk0, BTN3, rst, pc, mem pc, mem branch, id wpcir,
                 if pc4,
                         if inst, IF ins type,
IF ins number, ID ins type, ID ins number);
   id stage x id stage (BTN3, rst, if inst, if pc4, wb destR,
wb dest, wb wreg, id wreg, id m2reg, id wmem, id aluc, id shift,
id_aluimm, id_branch, id_pc4, id_inA, id_inB, id_imm, id_regrt, id rt,
id rd, id wpcir, id fwda, id fwdb, ID ins type, ID ins number,
EX ins type, EX ins number, {1'b0, which reg}, reg content);
   ex stage x ex stage (BTN3, id imm, id inA, id inB, id wreg, id m2reg,
id wmem, id aluc, id aluimm, id shift, id branch,
id_pc4,id_regrt,id_rt,id_rd, ex_wreg, ex_m2reg, ex_wmem, ex_aluR, ex_inB,
ex_destR, ex_branch, ex_pc, ex_zero, id_fwda, id_fwdb, mem_aluR, wb_dest,
EX_ins_type, EX_ins_number, MEM_ins_type, MEM_ins_number);
   mem stage x mem stage (BTN3, ex destR, ex inB, ex aluR, ex wreg,
ex m2reg, ex wmem, ex branch, ex pc, ex zero, mem wreg, mem m2reg,
mem mdata, mem aluR, mem destR, mem branch, mem pc, MEM ins type,
MEM ins number, WB ins type, WB ins number);
   wb stage x wb stage (BTN3, mem destR, mem aluR, mem mdata, mem wreg,
mem m2reg, wb wreg,
                           wb_dest, wb_destR, WB_ins_type,
WB ins number, OUT ins type, OUT ins number);
```

# 四、实验结果分析

### Program for verification is as follows:

| MIPS code       | Bin data    | Address | Inst. Type |
|-----------------|-------------|---------|------------|
| lw r1, \$20(r0) | 0x8c01_0014 | 0       | 6          |
| lw r2, \$21(r0) | 0x8c02_0015 | 1       | 6          |
| add r3, r1, r2  | 0x0022_1820 | 2       | 1          |
| add r2,r0,r0    | 0x0000_1020 | 3       | 1          |

| sub r4, r1, r3  | 0x0023_2022 | 4 | 2 |
|-----------------|-------------|---|---|
| and r5, r3, r4  | 0x0064_2824 | 5 | 3 |
| nor r6, r4, r5  | 0x0085_3027 | 6 | 5 |
| sw r6, \$22(r0) | 0xac06_0016 | 7 | 7 |
| beq r6,r7,-8    | 0x10c7_fff8 | 8 | 8 |

Data Mem[20]=1

Data Mem[21]=4

The result of execution is shown as follows:

| Clock | Instruction | Instruction     | "stage name"    | Comment                  |
|-------|-------------|-----------------|-----------------|--------------------------|
| Count | Code        |                 | /number/type    |                          |
| 00    | 01234567    |                 | f01d01e01m01w01 | The first instruction    |
|       |             |                 |                 | "lw r1, \$20(r0)" enters |
|       |             |                 |                 | the IF stage.            |
| 01    | 8c010014    | lw r1, \$20(r0) | f1fd06e00m00w00 | The first instruction    |
|       |             |                 |                 | "lw r1, \$20(r0)" enters |
|       |             |                 |                 | the ID stage. And a      |
|       |             |                 |                 | new instruction "lw r2,  |
|       |             |                 |                 | \$21(r0)" enters the     |
|       |             |                 |                 | IF stage.                |
| 02    | 8c020015    | lw r2, \$21(r0) | f2fd16e06m00w00 | The first instruction    |
|       |             |                 |                 | "lw r1, \$20(r0)" enters |
|       |             |                 |                 | the EX stage. And a      |
|       |             |                 |                 | new instruction "add     |
|       |             |                 |                 | r3, r1, r2" enters the   |
|       |             |                 |                 | IF stage.                |
| 03    | 00221820    | add r3, r1, r2  | f3fd2fe16m06w00 | The first instruction    |
|       |             |                 |                 | "lw r1, \$20(r0)" enters |
|       |             |                 |                 | the MEM stage. And       |
|       |             |                 |                 | the instruction "add r3, |

|    |          |                |                 | r1, r2" enters the ID    |
|----|----------|----------------|-----------------|--------------------------|
|    |          |                |                 | stage and find that the  |
|    |          |                |                 | RAW data dependency      |
|    |          |                |                 | with the first           |
|    |          |                |                 | instruction "lw r1,      |
|    |          |                |                 | \$20(r0)" on r1 is       |
|    |          |                |                 | resolved by              |
|    |          |                |                 | forwarding. However,     |
|    |          |                |                 | there still exits RAW    |
|    |          |                |                 | data dependency with     |
|    |          |                |                 | the instruction "lw r2,  |
|    |          |                |                 | \$21(r0)" on r2. And     |
|    |          |                |                 | the data hazard can't    |
|    |          |                |                 | be resolved by           |
|    |          |                |                 | forwarding, so a stall   |
|    |          |                |                 | is inserted.             |
| 04 | 00221820 | add r3, r1, r2 | f3fd21e1fm16w06 | The first instruction    |
|    |          |                |                 | "lw r1, \$20(r0)" enters |
|    |          |                |                 | the WB stage. Now the    |
|    |          |                |                 | instruction "add r3, r1, |
|    |          |                |                 | r2" can actually enter   |
|    |          |                |                 | the ID stage.            |
| 05 | 00001020 | add r2,r0,r0   | f4fd31e21m1fw16 | The first instruction    |
|    |          |                |                 | "lw r1, \$20(r0)"        |
|    |          |                |                 | completes the WB         |
|    |          |                |                 | stage, so the content of |
|    |          |                |                 | r1 becomes 1. In         |
|    |          |                |                 | addition, the            |
|    |          |                |                 | instruction "lw r2,      |
|    |          |                |                 |                          |

| MEM stage, so the content of r2 is forwarding to "add r3, r1, r2".  06 00232022 sub r4, r1, r3 f5fd42e31m21w1f The instruction "lw r2, \$21(r0)" completes the WB stage, so the content of r2 becomes 4. In addition, the instruction "add r3, r1, r2" completes the EX stage, so the content of r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4". |    |          |                |                     | \$21(r0)" completes the  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------|----------------|---------------------|--------------------------|
| content of r2 is forwarding to "add r3, r1, r2".  06 00232022 sub r4, r1, r3 f5fd42e31m21w1f The instruction "lw r2, \$21(r0)" completes the WB stage, so the content of r2 becomes 4. In addition, the instruction "add r3, r1, r2" completes the EX stage, so the content of r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                         |    |          |                |                     |                          |
| forwarding to "add r3, r1, r2".  06 00232022 sub r4, r1, r3 f5fd42e31m21w1f The instruction "lw r2, \$21(r0)" completes the WB stage, so the content of r2 becomes 4. In addition, the instruction "add r3, r1, r2" completes the EX stage, so the content of r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                          |    |          |                |                     | _                        |
| r1, r2".  06 00232022 sub r4, r1, r3 f5fd42e31m21w1f The instruction "lw r2, \$21(r0)" completes the WB stage, so the content of r2 becomes 4. In addition, the instruction "add r3, r1, r2" completes the EX stage, so the content of r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                 |    |          |                |                     |                          |
| 06 00232022 sub r4, r1, r3 f5fd42e31m21w1f The instruction "lw r2, \$21(r0)" completes the WB stage, so the content of r2 becomes 4. In addition, the instruction "add r3, r1, r2" completes the EX stage, so the content of r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                           |    |          |                |                     |                          |
| \$21(r0)" completes the WB stage, so the content of r2 becomes  4. In addition, the instruction "add r3, r1, r2" completes the EX stage, so the content of r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                             | 06 | 00232022 | cub r/1 r1 r2  | f5fd42a31m21w1f     |                          |
| WB stage, so the content of r2 becomes  4. In addition, the instruction "add r3, r1, r2" completes the EX stage, so the content of r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                     | 00 | 00232022 | Suo 14, 11, 13 | 131u42e3111121 w 11 |                          |
| content of r2 becomes  4. In addition, the instruction "add r3, r1, r2" completes the EX stage, so the content of r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                      |    |          |                |                     |                          |
| 4. In addition, the instruction "add r3, r1, r2" completes the EX stage, so the content of r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                             |    |          |                |                     |                          |
| instruction "add r3, r1, r2" completes the EX stage, so the content of r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                 |    |          |                |                     |                          |
| r2" completes the EX stage, so the content of r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                          |    |          |                |                     |                          |
| stage, so the content of r3 is forwarding to "sub r4, r1, r3".  O7 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                                               |    |          |                |                     |                          |
| r3 is forwarding to "sub r4, r1, r3".  07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                                                                        |    |          |                |                     |                          |
| 07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                                                                                                               |    |          |                |                     | stage, so the content of |
| 07 00642824 and r5, r3, r4 f6fd53e42m31w21 The inserting stall completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                                                                                                               |    |          |                |                     | r3 is forwarding to      |
| completes the WB stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |          |                |                     | "sub r4, r1, r3".        |
| stage. In addition, the instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 07 | 00642824 | and r5, r3, r4 | f6fd53e42m31w21     | The inserting stall      |
| instruction "add r3, r1, r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |          |                |                     | completes the WB         |
| r2" completes the MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |          |                |                     | stage. In addition, the  |
| MEM stage, so the content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |    |          |                |                     | instruction "add r3, r1, |
| content of r3 is forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    |          |                |                     | r2" completes the        |
| forwarding to "and r5, r3, r4".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |          |                |                     | MEM stage, so the        |
| r3, r4".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |          |                |                     | content of r3 is         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |          |                |                     | forwarding to "and r5,   |
| 08 00853027 nor r6, r4, r5 f7fd65e53m42w31 The instruction "add                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |          |                |                     | r3, r4".                 |
| 08 00853027 nor r6, r4, r5 f7fd65e53m42w31 The instruction "add                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |          |                |                     |                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 08 | 00853027 | nor r6, r4, r5 | f7fd65e53m42w31     | The instruction "add     |
| r3, r1, r2" completes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |          |                |                     | r3, r1, r2" completes    |
| the WB stage, so the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |          |                |                     | the WB stage, so the     |
| content of r3 becomes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |          |                |                     | content of r3 becomes    |

|    |          |                 |                 | 5. In addition, the        |
|----|----------|-----------------|-----------------|----------------------------|
|    |          |                 |                 | instruction "sub r4, r1,   |
|    |          |                 |                 | r3" completes the EX       |
|    |          |                 |                 | stage, so the content of   |
|    |          |                 |                 | r4 is forwarding to        |
|    |          |                 |                 | "and r5, r3, r4" and       |
|    |          |                 |                 | "nor r6, r4, r5" exactly   |
|    |          |                 |                 | when the former            |
|    |          |                 |                 | instruction enters the     |
|    |          |                 |                 | EX stage.                  |
| 09 | ac060016 | sw r6, \$22(r0) | f8fd77e65m53w42 | The instruction "add       |
|    |          |                 |                 | r2, r0, r0" completes      |
|    |          |                 |                 | the WB stage, so the       |
|    |          |                 |                 | content of r2 becomes      |
|    |          |                 |                 | 0. In addition, the        |
|    |          |                 |                 | instruction "and r5, r3,   |
|    |          |                 |                 | r4" completes the EX       |
|    |          |                 |                 | stage, so the content of   |
|    |          |                 |                 | r5 is forwarding to        |
|    |          |                 |                 | "nor r6, r4, r5" exactly   |
|    |          |                 |                 | when it enters the EX      |
|    |          |                 |                 | stage.                     |
| 0a | 10c7fff8 | beq r6,r7,-8    | f9fd88e77m65w53 | The instruction "sub       |
|    |          |                 |                 | r4, r1, r3" completes      |
|    |          |                 |                 | the WB stage, so the       |
|    |          |                 |                 | content of r4 becomes      |
|    |          |                 |                 | 0x ffff fffc. In addition, |
|    |          |                 |                 | the instruction "nor r6,   |
|    |          |                 |                 | r4, r5" completes the      |
|    |          |                 |                 | <u> </u>                   |

|    |          |     |                 | EX stage, so the        |
|----|----------|-----|-----------------|-------------------------|
|    |          |     |                 | content of r6 is        |
|    |          |     |                 | forwarding to "sw r6,   |
|    |          |     |                 | \$22(r0)" exactly when  |
|    |          |     |                 | it enters the EX stage. |
| 0b | 00000000 | nop | fafd9ce88m77w65 | The instruction "and    |
|    |          |     |                 | r5, r3, r4" completes   |
|    |          |     |                 | the WB stage, so the    |
|    |          |     |                 | content of r5 becomes   |
|    |          |     |                 | 4.                      |
| 0c | 00000000 | nop | fbfdace9cm88w77 | The instruction "nor    |
|    |          |     |                 | r6, r4, r5" completes   |
|    |          |     |                 | the WB stage, so the    |
|    |          |     |                 | content of r6 becomes   |
|    |          |     |                 | 3.                      |
| 0d | 00000000 | nop | fcfdbceacm9cw88 | The instruction "sw r6, |
|    |          |     |                 | \$22(r0)" completes the |
|    |          |     |                 | WB stage.               |
| 0e | 00000000 | nop | fdfdccebcmacw9c | The instruction "beq    |
|    |          |     |                 | r6,r7,-8" completes the |
|    |          |     |                 | WB stage. The content   |
|    |          |     |                 | of r6 is not equal to   |
|    |          |     |                 | that of r7, so no jumps |
|    |          |     |                 | occur.                  |
| •  | •        |     | •               | •                       |

The result indicates that the code implements the required functions correctly.

# 五、 讨论与心得

This experiment requires careful thought and a little more debugging work for there're some problems in the referenced codes:

## 1. In the referenced code:

if(WB.WriteReg

```
and(WB.RegisterRd!=0)
and(MEM.RegisterRd==EXE.RegisterRs)
and(WB.RegisterRd==EXE.RegisterRs)) ForwardA=10
if(WB.WriteReg
and(WB.RegisterRd!=0)
and(MEM.RegisterRd==EXE.RegisterRt)
and(WB.RegisterRd==EXE.RegisterRt)) ForwardB=10
```

 ${\tt MEM.RegisterRd == EXE.RegisterRs} \ \ {\tt and} \ \ {\tt MEM.RegisterRd == EXE.RegisterRt}$ 

#### should be

```
MEM.RegisterRd!=EXE.RegisterRs and MEM.RegisterRd!=EXE.RegisterRt
```

These conditions guarantee that only the newest modified result can be forwarded.

2. The MEM.Register and WB.Register in the above referenced code exactly represents the instruction that enters the MEM stage or WB stage. However, this method leads to one stage late. For example, assume that forwarding "EX/MEM.ALUoutput → ALU input" occurs, then the result of ALU, when completes the EX stage, can be forwarded to the next instruction. This condition should be detected when it just enters the EX stage rather than after the EX stage.

Therefore, we use the following method in our ctrl\_unit module:

```
assign AfromEx = ((ex_op==`OP_ALUOp)&&(ex_rd==rs)&&(ex_rd!=0));
assign BfromEx = ((ex_op==`OP_ALUOp)&&(ex_rd==rt)&&(ex_rd!=0));
assign AfromMem = ((mem_op==`OP_ALUOp) || (mem_op==`OP_LW)) &&
(ex_rd!=rs) && (mem_rd==rs) && (mem_rd!=0);
assign BfromMem = ((mem_op==`OP_ALUOp) || (mem_op==`OP_LW)) &&
(ex_rd!=rt) && (mem_rd==rt) && (mem_rd!=0);
```

Actually, in order to verify our thoughts above, we've implemented the former method and found that it was wrong.

3. There's an error in the former code of the project:

```
assign mem_rd[4:0] = mem_instr[15:11];
assign wb_rd[4:0] = wb_instr[15:11];
```

#### It should be modified into:

```
assign mem_rd[4:0] = (mem_op==`OP_LW)? mem_instr[20:16]:
mem_instr[15:11];
  assign wb_rd[4:0] = (wb_op==`OP_LW)? wb_instr[20:16]:
wb_instr[15:11];
```

4. The forwarding signals id\_fwda、id\_fwdb should be latched. We've done that in Reg\_ID\_EXE module.